Test MP+dmb.sy+pos-addr-fri-[ws-rf]-ctrl

AArch64 MP+dmb.sy+pos-addr-fri-[ws-rf]-ctrl
"DMB.SYdWW Rfe PosRR DpAddrdR Fri WsLeave RfBack DpCtrldR Fre"
Cycle=Rfe PosRR DpAddrdR Fri WsLeave RfBack DpCtrldR Fre DMB.SYdWW
Relax=
Safe=Rfe Fri Fre PosRR DMB.SYdWW DpAddrdR DpCtrldR [WsLeave,RfBack]
Prefetch=0:x=F,0:y=W,1:y=F,1:x=T
Com=Rf Fr Rf
Orig=DMB.SYdWW Rfe PosRR DpAddrdR Fri WsLeave RfBack DpCtrldR Fre
{
0:X1=x; 0:X3=y;
1:X1=y; 1:X5=z; 1:X9=x;
2:X1=z;
}
 P0          | P1                  | P2          ;
 MOV W0,#1   | LDR W0,[X1]         | MOV W0,#2   ;
 STR W0,[X1] | LDR W2,[X1]         | STR W0,[X1] ;
 DMB SY      | EOR W3,W2,W2        |             ;
 MOV W2,#1   | LDR W4,[X5,W3,SXTW] |             ;
 STR W2,[X3] | MOV W6,#1           |             ;
             | STR W6,[X5]         |             ;
             | LDR W7,[X5]         |             ;
             | CBNZ W7,LC00        |             ;
             | LC00:               |             ;
             | LDR W8,[X9]         |             ;
Observed
    z=1; y=1; x=1; 1:X8=1; 1:X7=1; 1:X4=2; 1:X2=0; 1:X0=1;
and z=2; y=1; x=1; 1:X8=1; 1:X7=1; 1:X4=0; 1:X2=0; 1:X0=1;
and z=1; y=1; x=1; 1:X8=1; 1:X7=1; 1:X4=0; 1:X2=0; 1:X0=1;